

# VLSI Low Power Design: Interview Question #01

Video Lecture Link



## VLSI Low Power Design: Interview Question #01



Problem: As you see here, the clock is always enabled for the D-FF and even when there is no new data available (No Data Toggle), the Clock is always toggling and results in the increased switching power (Also known as Dynamic Power).

Modify the above circuit such that switching power can be minimized when there is no new data available. Given, there is no extra enable signal available to Gate the Clock



### **VLSI Low Power Design: Interview Question #01-Solution**



Here, the EN signal is 1 only when there is an activity on D input of the flip-flop OR in other words when there is a new data available and for rest of the time clock will be disabled and there would not be any switching power dissipation.



### **VLSI Low Power Design: Interview Question #01-Solution**

#### **Original Verilog HDL Code:**

always @(posedge Clock)

 $q \leq = d$ ;

### **Modified Verilog HDL Code:**

//Generate Enable Condition for Clock Gater  $en = (q \wedge d)$ ;

//Instantiate Clock Gater Module clock\_gater CG(Clock\_in(Clock), .En(en), Clock\_out(Clock\_Gated))

always @(posedge Clock\_Gated)

$$q \ll d$$
;





### VLSI Low Power Design: Interview Question #01- Trade-Off

- 1. Area Impact (More Area)
- 2. Power Consumption (More Power Consumption)
- **3. Timing**: The levels of logic between the data and the enable can also impact timing. If a change arrives late at the data inputs, it requires some time to propagate into the enable to allow the clock through



Figure – 1: Original Circuit



Figure - 2: Modified Circuit



### **Best Free VLSI Content**

- 1. Verilog HDL Crash Course Link
- 2. Static Timing Analysis (STA) Theory Concepts Link
- 3. Static Timing Analysis (STA) Practice/Interview Questions Link
- 4. Low Power VLSI Design Theory Concepts Link
- 5. Low Power VLSI Design (LPVLSI) Practice/Interview Questions Link
- 6. Digital ASIC Design Verilog Projects Link

Please Like, Comment, Share & Subscribe My Channel in Order to Reach Out the Content to a Larger Audience.

#### Thanks!!